a. (20) Diagram how this instruction sequence would be decoded into operations and show the data dependencies between them. Use Figure 5.14 as a guide. Include your diagram in your solutions document.

## The x86-64 assembly code for the inner loop is as follows:



1) 2)

b. (20) Which operation(s) in the loop can NOT be pipelined? Why? What are the latencies of these operations? Based on this, what is the lower latency bound (in terms of CPE) of the procedure? Assume that *float* addition has a latency of 3, *float* multiplication has a latency of 5, and all integer operations have a latency of 1. Hint: think about which operation(s) depend on a result from the previous loop iteration. Write your answers in your solutions document.

- The operations in the 100p that cannot be pipe lined are those that rely of the previous / returned values. An example of this in the scenario above would be the incrementer in the scenario add instructions use it to iterate through the loop and compare require is of these all can not be pipelined. to reiterate, the add instructions are what cannot be pipelined.
- 2) The two latencies for these operations are 1 for the integer latency (adds) and 3 for the float addition latency (addq).
- 3) The lower bound latency is 3.

d. (20) Using your code from part c, collect data on the execution times of *inner* and *inner2* with varying array lengths. Summarize your findings and argue whether *inner* or *inner2* is more efficient than the other (or not). Create a graph using appropriate data points to support your argument. Include your summary and graph in your solutions document.



Based on the collected data, my inner2 function compared to inner. As the length of the array in